Onsite
Full Time Posted 24 days ago
I'm Interested

Job Type

Full Time

Job Details

Note: By applying to this position you will have an opportunity to share your preferred working location from the following: Tel Aviv, Israel; Haifa, Israel. Minimum qualifications:
  • Bachelor's degree in Electrical Engineering, Chemical Engineering, Physics, Chemistry, Material Science, a related field, or equivalent practical experience.
  • 4 years of experience in ASIC physical design flows and methodologies in advanced process nodes.
  • 3 years of experience in software development, or 1 year of experience with an advanced degree.
  • Experience with one or more synthesis/PnR tools (e.g., Genus, Innovus, DC, ICC).
  • Experience in high-performance synthesis, PnR, sign-off convergence, including STA and sign-off optimizations.

Preferred qualifications:
  • Experience in low power design Implementation including Common Power Format (CPF)/Unified Power Format (UPF), multi-voltage domains, power gating.
  • Experience in floor planning and block integration.
  • Experience with ASIC design flows and methodology of Physical design.
  • Experience in engineering across physical design, top-level implementation, GDS tape-out.
  • Understanding of Circuit design, device physics and deep submicron technology.
  • Excellent skills in scripting languages such as Python, Tcl, or Perl.
About the job
Be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.

Responsibilities
  • Develop all aspects of ASIC RTL2GDS implementation for high Power Performance Area (PPA) designs.
  • Manage block and full-chip level physical implementation.
  • Define and implement innovative schemes and design methodologies to improve performance and power.
  • Drive physical implementation steps including synthesis, floor-planning, place and route, power/clock distribution, congestion analysis, timing closure, CDC analysis and formal verification on blocks, subsystems or full-chip.
  • Work with logic designers to drive architectural feasibility studies, develop timing, power and area design targets, and explore RTL/design tradeoffs for physical design closure.
Google is proud to be an equal opportunity workplace and is an affirmative action employer. We are committed to equal employment opportunity regardless of race, color, ancestry, religion, sex, national origin, sexual orientation, age, citizenship, marital status, disability, gender identity or Veteran status. We also consider qualified applicants regardless of criminal histories, consistent with legal requirements. See also Google's EEO Policy and EEO is the Law. If you have a disability or special need that requires accommodation, please let us know by completing our Accommodations for Applicants form.
Mission
We're connecting diverse talent to big career moves. Meeting people who boost your career is hard - yet networking is key to growth and economic empowerment. We’re here to support you - within your current workplace or somewhere new. Upskill, join daily virtual events, apply to roles (it’s free!).
Are you hiring? Join our platform for diversifiying your team
Physical Verification Full-Chip Implementation Engineer
I'm Interested